Zobrazit minimální záznam

dc.contributor.authorSrivastava, Pallavi
dc.contributor.authorChung, Edwin
dc.contributor.authorOžana, Štěpán
dc.date.accessioned2021-01-13T09:07:03Z
dc.date.available2021-01-13T09:07:03Z
dc.date.issued2020
dc.identifier.citationElectronics. 2020, vol. 9, issue 10, art. no. 1687.cs
dc.identifier.issn2079-9292
dc.identifier.urihttp://hdl.handle.net/10084/142551
dc.description.abstractAddition is the key operation in digital systems, and floating-point adder (FPA) is frequently used for real number addition because floating-point representation provides a large dynamic range. Most of the existing FPA designs are synchronous and their activities are coordinated by clock signal(s). However, technology scaling has imposed several challenges like clock skew, clock distribution, etc., on synchronous design due to presence of clock signal(s). Asynchronous design is an alternate approach to eliminate these challenges imposed by the clock, as it replaces the global clock with handshaking signals and utilizes a communication protocol to indicate the completion of activities. Bundled data and dual-rail coding are the most common communication protocols used in asynchronous design. All existing asynchronous floating-point adder (AFPA) designs utilize dual-rail coding for completion detection, as it allows the circuit to acknowledge as soon as the computation is done; while bundled data and synchronous designs utilizing single-rail encoding will have to wait for the worst-case delay irrespective of the actual completion time. This paper reviews all the existing AFPA designs and examines the effects of the selected communication protocol on its performance. It also discusses the probable outcome of AFPA designed using protocols other than dual-rail coding.cs
dc.language.isoencs
dc.publisherMDPIcs
dc.relation.ispartofseriesElectronicscs
dc.relation.urihttp://doi.org/10.3390/electronics9101687cs
dc.rights© 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license.cs
dc.rights.urihttp://creativecommons.org/licenses/by/4.0/cs
dc.subjectasynchronous circuit designcs
dc.subjectfloating-point addercs
dc.subjectdual-rail protocolcs
dc.subjectbundled data schemecs
dc.subjectcompletion detectioncs
dc.titleAsynchronous floating-point adders and communication protocols: A surveycs
dc.typearticlecs
dc.identifier.doi10.3390/electronics9101687
dc.rights.accessopenAccesscs
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs
dc.description.sourceWeb of Sciencecs
dc.description.volume9cs
dc.description.issue10cs
dc.description.firstpageart. no. 1687cs
dc.identifier.wos000585116800001


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

© 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license.
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je © 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license.