Zobrazit minimální záznam

dc.contributor.authorGuerin, Mathieu
dc.contributor.authorRahajandraibe, Wenceslas
dc.contributor.authorFontgalland, Glauco
dc.contributor.authorSilva, Hugerles S.
dc.contributor.authorChan, George
dc.contributor.authorWan, Fayu
dc.contributor.authorThakur, Preeti
dc.contributor.authorThakur, Atul
dc.contributor.authorFrnda, Jaroslav
dc.contributor.authorRavelo, Blaise
dc.date.accessioned2022-06-07T08:01:14Z
dc.date.available2022-06-07T08:01:14Z
dc.date.issued2022
dc.identifier.citationIEEE Access. 2022, vol. 10, p. 27147-27161.cs
dc.identifier.issn2169-3536
dc.identifier.urihttp://hdl.handle.net/10084/146253
dc.description.abstractThis paper develops an original design method of high-pass (HP) negative group delay (NGD) integrated circuit (IC). The considered HP-NGD IC is based on a passive topology which is essentially composed of resistor-inductor (RL) network. The paper presents the first time that an unfamiliar HP-topology is designed in miniaturized circuit implemented in 130-nm CMOS technology. The theory of unfamiliar HP-NGD topology based on the voltage transfer function (VTF) analysis is elaborated. The design equations with synthesis formulas of the resistor and inductor are established. The HP-NGD IC CMOS design methodology is introduced. The feasibility of the miniature NGD IC implementation is approved by design rule check (DRC) and layout versus schematic (LVS) approaches. The HP-NGD passive IC is designed in 130-nm CMOS technology. The HP-NGD topology is constituted by RL-network based on CMOS high Ohmic unsalicided N + poly resistor and symmetrical high current spiral inductor. Then, the schematic and layout simulations are presented. The validity of the 130-nm CMOS HP-NGD design is verified by the investigation of 225 mu m x 215 mu m chip two different miniature circuit proofs-of-concept (POC). The HP-NGD behavior is validated by comparison between the calculated, and schematic and post-layout simulations of the HP-NGD POCs carried out by a commercial tool. As expected, the group delay and VTF magnitude diagrams are in very good correlation. HP-NGD optimal value, NGD cut-off frequency and attenuation, of about (-31 ps, 141 MHz, -3 dB) and (-47 ps, 204 MHz, -5 dB) are obtained from the miniature POCs.cs
dc.language.isoencs
dc.publisherIEEEcs
dc.relation.ispartofseriesIEEE Accesscs
dc.relation.urihttps://doi.org/10.1109/ACCESS.2022.3157381cs
dc.rights.urihttp://creativecommons.org/licenses/by/4.0/cs
dc.subject130-nm CMOS technologycs
dc.subjectdesign methodcs
dc.subjectnegative group delay (NGD)cs
dc.subjecthigh-pass (HP) NGD functioncs
dc.subjectHP-NGD theorycs
dc.subjectintegrated circuit (IC) designcs
dc.subjectsynthesis equationcs
dc.subjectRL-network passive topologycs
dc.subjectminiature circuitcs
dc.titleTheory and original design of resistive-inductive network high-pass negative group delay integrated circuit in 130-nm CMOS technologycs
dc.typearticlecs
dc.identifier.doi10.1109/ACCESS.2022.3157381
dc.rights.accessopenAccesscs
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs
dc.description.sourceWeb of Sciencecs
dc.description.volume10cs
dc.description.lastpage27161cs
dc.description.firstpage27147cs
dc.identifier.wos000769966700001


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

http://creativecommons.org/licenses/by/4.0/
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je http://creativecommons.org/licenses/by/4.0/