dc.contributor.author | Guerin, Mathieu | |
dc.contributor.author | Rahajandraibe, Wenceslas | |
dc.contributor.author | Fontgalland, Glauco | |
dc.contributor.author | Silva, Hugerles S. | |
dc.contributor.author | Chan, George | |
dc.contributor.author | Wan, Fayu | |
dc.contributor.author | Thakur, Preeti | |
dc.contributor.author | Thakur, Atul | |
dc.contributor.author | Frnda, Jaroslav | |
dc.contributor.author | Ravelo, Blaise | |
dc.date.accessioned | 2022-06-07T08:01:14Z | |
dc.date.available | 2022-06-07T08:01:14Z | |
dc.date.issued | 2022 | |
dc.identifier.citation | IEEE Access. 2022, vol. 10, p. 27147-27161. | cs |
dc.identifier.issn | 2169-3536 | |
dc.identifier.uri | http://hdl.handle.net/10084/146253 | |
dc.description.abstract | This paper develops an original design method of high-pass (HP) negative group delay (NGD) integrated circuit (IC). The considered HP-NGD IC is based on a passive topology which is essentially composed of resistor-inductor (RL) network. The paper presents the first time that an unfamiliar HP-topology is designed in miniaturized circuit implemented in 130-nm CMOS technology. The theory of unfamiliar HP-NGD topology based on the voltage transfer function (VTF) analysis is elaborated. The design equations with synthesis formulas of the resistor and inductor are established. The HP-NGD IC CMOS design methodology is introduced. The feasibility of the miniature NGD IC implementation is approved by design rule check (DRC) and layout versus schematic (LVS) approaches. The HP-NGD passive IC is designed in 130-nm CMOS technology. The HP-NGD topology is constituted by RL-network based on CMOS high Ohmic unsalicided N + poly resistor and symmetrical high current spiral inductor. Then, the schematic and layout simulations are presented. The validity of the 130-nm CMOS HP-NGD design is verified by the investigation of 225 mu m x 215 mu m chip two different miniature circuit proofs-of-concept (POC). The HP-NGD behavior is validated by comparison between the calculated, and schematic and post-layout simulations of the HP-NGD POCs carried out by a commercial tool. As expected, the group delay and VTF magnitude diagrams are in very good correlation. HP-NGD optimal value, NGD cut-off frequency and attenuation, of about (-31 ps, 141 MHz, -3 dB) and (-47 ps, 204 MHz, -5 dB) are obtained from the miniature POCs. | cs |
dc.language.iso | en | cs |
dc.publisher | IEEE | cs |
dc.relation.ispartofseries | IEEE Access | cs |
dc.relation.uri | https://doi.org/10.1109/ACCESS.2022.3157381 | cs |
dc.rights.uri | http://creativecommons.org/licenses/by/4.0/ | cs |
dc.subject | 130-nm CMOS technology | cs |
dc.subject | design method | cs |
dc.subject | negative group delay (NGD) | cs |
dc.subject | high-pass (HP) NGD function | cs |
dc.subject | HP-NGD theory | cs |
dc.subject | integrated circuit (IC) design | cs |
dc.subject | synthesis equation | cs |
dc.subject | RL-network passive topology | cs |
dc.subject | miniature circuit | cs |
dc.title | Theory and original design of resistive-inductive network high-pass negative group delay integrated circuit in 130-nm CMOS technology | cs |
dc.type | article | cs |
dc.identifier.doi | 10.1109/ACCESS.2022.3157381 | |
dc.rights.access | openAccess | cs |
dc.type.version | publishedVersion | cs |
dc.type.status | Peer-reviewed | cs |
dc.description.source | Web of Science | cs |
dc.description.volume | 10 | cs |
dc.description.lastpage | 27161 | cs |
dc.description.firstpage | 27147 | cs |
dc.identifier.wos | 000769966700001 | |