Zobrazit minimální záznam

dc.contributor.authorDhanabalan, Gnanasekaran
dc.contributor.authorSelvi, Sankar Tamil
dc.contributor.authorMahdal, Miroslav
dc.date.accessioned2022-09-16T06:24:35Z
dc.date.available2022-09-16T06:24:35Z
dc.date.issued2022
dc.identifier.citationSensors. 2022, vol. 22, issue 12, art. no. 4584.cs
dc.identifier.issn1424-8220
dc.identifier.urihttp://hdl.handle.net/10084/148627
dc.description.abstractA programmable logic controller (PLC) executes a ladder diagram (LD) using input and output modules. An LD also has PID controller function blocks. It contains as many PID function blocks as the number of process parameters to be controlled. Adding more process parameters slows down PLC scan time. Process parameters are measured as analog signals. The analog input module in the PLC converts these analog signals into digital signals and forwards them to the PID controller as inputs. In this research work, a field-programmable gate array (FPGA)-based multiple PID controller is proposed to retain PLC scan time at a lower value. Concurrent execution of multiple PID controllers was assured by assigning separate FPGA hardware resources for every PID controller. Digital input to the PID controller is routed by the novel idea of analog to digital conversion (ADC), performed using a digital to analog converter (DAC), comparator, and FPGA. ADC combined with dedicated PID controller logic in an FPGA for every closed-loop control system confirms concurrent execution of multiple PID controllers. The time required to execute two closed-loop controls was identified as 18.96000004 ms. This design can be used either with or without a PLC.cs
dc.language.isoencs
dc.publisherMDPIcs
dc.relation.ispartofseriesSensorscs
dc.relation.urihttps://doi.org/10.3390/s22124584cs
dc.rights© 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license.cs
dc.rights.urihttp://creativecommons.org/licenses/by/4.0/cs
dc.subjectanalog to digital conversioncs
dc.subjectdata acquisitioncs
dc.subjectfield programmable gate arrayscs
dc.subjectPI controlcs
dc.subjectprogrammable logic controllercs
dc.subjectscan timecs
dc.titleScan time reduction of PLCs by dedicated parallel-execution multiple PID controllers using an FPGAcs
dc.typearticlecs
dc.identifier.doi10.3390/s22124584
dc.rights.accessopenAccesscs
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs
dc.description.sourceWeb of Sciencecs
dc.description.volume22cs
dc.description.issue12cs
dc.description.firstpageart. no. 4584cs
dc.identifier.wos000816254800001


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

© 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license.
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je © 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license.