Footer Voltage Controlled Dual Keeper Domino Logic with Static Switching Approach

dc.contributor.authorParashar, Chirag
dc.contributor.authorTrivedi, Avijeet Kumar
dc.contributor.authorAgarwal, Aman
dc.contributor.authorPandey, Neeta
dc.date.accessioned2021-01-04T08:28:03Z
dc.date.available2021-01-04T08:28:03Z
dc.date.issued2020
dc.description.abstractIn this paper, two circuits, namely Footer Voltage Controlled Dual Keeper domino logic (FVCDK) and Footer Voltage Controlled Dual Keeper with Static Switching domino logic (FVCDK-SS) are presented, in order to achieve high speed, low power consumption and robustness. The dual keeper arrangement helps in reducing the loop gain of the feedback circuitry, which leads to lower delay variability. The keeper circuitry is controlled using the footer voltage to reduce the contention current in the initial evaluation phase, and thus providing enhanced speed. In FVCDKSS domino logic, unwanted transients at the output are reduced by incorporating pseudo-dynamic buffer in the proposed FVCDK domino logic. This further reduces the dynamic power consumption. The results of the logic presented here are validated by comparing them to a wide range of existing domino logic circuits for a variety of performance metrics such as delay, power, power-delay product and unity noise gain. To effectively gauge the wide fan-in capabilities of the proposed logic, results are shown for the various fan-in OR gate. The simulations of the circuits are carried out using industry standard full-suite Cadence tools using 45 nm technology library.cs
dc.description.placeofpublicationOstravacs
dc.identifier.citationAdvances in electrical and electronic engineering. 2020, vol. 18, no. 4, p. 255 - 263 : ill.cs
dc.identifier.doi10.15598/aeee.v18i4.3794
dc.identifier.issn1336-1376
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/142512
dc.languageNeuvedenocs
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttp://dx.doi.org/10.15598/aeee.v18i4.3794
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsAttribution-NoDerivatives 4.0 International*
dc.rights.accessopenAccess
dc.rights.urihttp://creativecommons.org/licenses/by-nd/4.0/*
dc.subjectcontention currentcs
dc.subjectcorner analysiscs
dc.subjectdelay variabilitycs
dc.subjectdomino logiccs
dc.subjectstatic switchingcs
dc.titleFooter Voltage Controlled Dual Keeper Domino Logic with Static Switching Approachcs
dc.typearticlecs
dc.type.statusPeer-reviewed
dc.type.versionpublishedVersion

Files

Original bundle

Now showing 1 - 1 out of 1 results
Loading...
Thumbnail Image
Name:
3794-488493052-1-PB.pdf
Size:
944.93 KB
Format:
Adobe Portable Document Format
Description:
3794-488493052-1-PB.pdf

License bundle

Now showing 1 - 1 out of 1 results
Loading...
Thumbnail Image
Name:
license.txt
Size:
718 B
Format:
Item-specific license agreed upon to submission
Description: