Implementation of different variants of table-based frequency synthesizers with quadrature output in VHDL

dc.contributor.authorKekrt, Daniel
dc.contributor.authorKlíma, Miloš
dc.contributor.authorPodgorny, Radek
dc.contributor.authorZavrtalek, Jan
dc.date.accessioned2012-09-10T08:00:40Z
dc.date.available2012-09-10T08:00:40Z
dc.date.issued2012
dc.description.abstractThis article describes the modelling and implementation of two different variants of direct frequency synthesizer, and evaluation of the performance of the finished design, in terms of memory and speed efficiency. The frequency synthesizer requirement comes from our complex radio transmission system design. The research activity has been focused on finding an optimal balance between simplicity, speed and memory consumption. The modelling was done in MATLAB environment in floating-point and fixed-point arithmetic, and the actual design was implemented and synthesized using the Xilinx ISE suite. The output has been connected to our customized radio front-end built on the Texas Instruments TRF2443 chip. The front-end output signal has been captured and compared with simulation results.cs
dc.format.extent941436 bytescs
dc.format.mimetypeapplication/pdfcs
dc.identifier.citationAdvances in electrical and electronic engineering. 2012, vol. 10, no. 2, p. 81-88.cs
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/94995
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttp://advances.utc.sk/index.php/AEEE/article/download/531/782cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsCreative Commons Attribution 3.0 Unported (CC BY 3.0)
dc.rights.accessopenAccess
dc.subjectdirect frequency synthesiscs
dc.subjectVHDLcs
dc.subjectFPGAcs
dc.subjectmemory efficiencycs
dc.subjectlogic synthesiscs
dc.titleImplementation of different variants of table-based frequency synthesizers with quadrature output in VHDLcs
dc.typearticlecs
dc.type.statusPeer-reviewedcs
dc.type.versionpublishedVersioncs

Files

Original bundle

Now showing 1 - 1 out of 1 results
Loading...
Thumbnail Image
Name:
AEEE-2012-10-2-81-kekrt.pdf
Size:
919.37 KB
Format:
Adobe Portable Document Format
Description:
publishedVersion

License bundle

Now showing 1 - 1 out of 1 results
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: