Zobrazit minimální záznam

dc.contributor.authorMilik, Adam
dc.date.accessioned2016-11-18T10:24:52Z
dc.date.available2016-11-18T10:24:52Z
dc.date.issued2014
dc.identifier.citationAdvances in electrical and electronic engineering. 2014, vol. 12, no. 5, p. 443-451 : ill.cs
dc.identifier.issn1336-1376
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/116391
dc.description.abstractThe paper presents synthesis process of a hardware implemented reconfigurable logic controller from a ladder diagram according to IEC61131-3 requirements. It is focused on the originally developed a high-performance LD processing method. It is able to process a set of diagrams restricted to logic operations in a single clock cycle independently from the number of processed rungs. The paper considers the compilation of the ladder diagram into an intermediate form suitable for logic synthesis process according to developed processing method. The enhanced data flow graph (EDFG) has been developed for the intermediate representation of an LD program. The original construction of the EDFG with attributed edges has been described. It allows for efficient representation and processing of logic and arithmetic formulas. The set of compilation algorithms that allow to preserve serial analysis order and to obtain massively parallel processing unit are presented. The overview of a hardware mapping concludes the presented considerations.cs
dc.format.extent722778 bytes
dc.format.mimetypeapplication/pdf
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttp://dx.doi.org/10.15598/aeee.v12i5.1134cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsCreative Commons Attribution 3.0 Unported (CC BY 3.0)
dc.rights.urihttp://creativecommons.org/licenses/by/3.0/
dc.subjectDFGcs
dc.subjectFPGAcs
dc.subjecthigh-level synthesiscs
dc.subjectIEC61131-3cs
dc.subjectLDcs
dc.subjectlogic synthesiscs
dc.subjectPLCcs
dc.subjectreconfigurable hardwarecs
dc.titleOn ladder diagrams compilation and synthesis to FPGA implemented reconfigurable logic controllercs
dc.typearticlecs
dc.identifier.doi10.15598/aeee.v12i5.1134
dc.rights.accessopenAccess
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

© Vysoká škola báňská - Technická univerzita Ostrava
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je © Vysoká škola báňská - Technická univerzita Ostrava