dc.contributor.author | Bazydlo, Grzegorz | |
dc.contributor.author | Adamski, Marian | |
dc.contributor.author | Wegrzyn, Marek | |
dc.contributor.author | Munoz, Alfredo Rosado | |
dc.date.accessioned | 2016-11-18T10:30:00Z | |
dc.date.available | 2016-11-18T10:30:00Z | |
dc.date.issued | 2014 | |
dc.identifier.citation | Advances in electrical and electronic engineering. 2014, vol. 12, no. 5, p. 452-458 : ill. | cs |
dc.identifier.issn | 1336-1376 | |
dc.identifier.issn | 1804-3119 | |
dc.identifier.uri | http://hdl.handle.net/10084/116392 | |
dc.description.abstract | In the paper a method of using the Unified Modeling Language for specification of digital systems, especially logic controllers, is presented. The proposed method is based mainly on the UML state machine diagrams and uses Hierarchical Concurrent Finite State Machines (HCFSMs) as a temporary model. The paper shows a way to transform the UML diagrams, expressed in XML language, to the form that is acceptable by reconfigurable FPGAs (Field Programmable Gate Arrays). The UML specification is used to generate an effective program in Hardware Description Languages (HDLs), especially Verilog. | cs |
dc.format.extent | 2123660 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | en | cs |
dc.publisher | Vysoká škola báňská - Technická univerzita Ostrava | cs |
dc.relation.ispartofseries | Advances in electrical and electronic engineering | cs |
dc.relation.uri | http://dx.doi.org/10.15598/aeee.v12i5.1147 | cs |
dc.rights | © Vysoká škola báňská - Technická univerzita Ostrava | |
dc.rights | Creative Commons Attribution 3.0 Unported (CC BY 3.0) | |
dc.rights.uri | http://creativecommons.org/licenses/by/3.0/ | |
dc.subject | FPGA | cs |
dc.subject | FSM | cs |
dc.subject | logic controllers | cs |
dc.subject | UML | cs |
dc.subject | Verilog | cs |
dc.title | From UML specification into FPGA implementation | cs |
dc.type | article | cs |
dc.identifier.doi | 10.15598/aeee.v12i5.1147 | |
dc.rights.access | openAccess | |
dc.type.version | publishedVersion | cs |
dc.type.status | Peer-reviewed | cs |