Show simple item record

dc.contributor.authorNarula, Swina
dc.contributor.authorVashishath, Munish
dc.contributor.authorPandey, Sujata
dc.date.accessioned2017-02-16T11:19:04Z
dc.date.available2017-02-16T11:19:04Z
dc.date.issued2016
dc.identifier.citationAdvances in electrical and electronic engineering. 2016, vol. 14, no. 5, p. 571-582 : ill.cs
dc.identifier.issn1336-1376
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/116873
dc.description.abstractIn this paper, a high resolution of 16 bit and high speed of 125MS/s, multibit Pipelined ADC with digital background calibration is presented. In order to achieve low power, SHA-less front end is used with multibit stages. The first and second stages are used here as a 3.5 bit and the stages from third to seventh are of 2.5 bit and last stage is of 3-bit flash ADC. After bit alignment and truncation of total 19 bits, 16 bits are used as final digital output. To precise the remove linear gain error of the residue amplifier and capacitor mismatching error, a digital background calibration technique is used, which is a combination of signal dependent dithering (SDD) and butterfly shuffler. To improve settling time of residue amplifier, a special circuit of voltage separation is used. With the proposed digital background calibration technique, the spurious-free dynamic range (SFDR) has been improved to 97.74 dB @30 MHz and 88.9 dB @150 MHz, and the signal-to-noise and distortion ratio (SNDR) has been improved to 79.77 dB @ 30 MHz, and 73.5 dB @ 150 MHz. The implementation of the Pipelined ADC has been completed with technology parameters of 0.18μm CMOS process with 1.8 V supply. Total power consumption is 300 mW by the proposed ADC.cs
dc.format.extent1289333 bytes
dc.format.mimetypeapplication/pdf
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttp://dx.doi.org/10.15598/aeee.v14i5.1592cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsCreative Commons Attribution 3.0 Unported (CC BY 3.0)
dc.rights.urihttp://creativecommons.org/licenses/by/4.0/
dc.subjectbutterflycs
dc.subjectCMOScs
dc.subjectdigital background calibrationcs
dc.subjectOp-ampcs
dc.subjectpipelined ADCcs
dc.subjectSHA-less front-endcs
dc.subjectsignal dependent ditheringcs
dc.titleA novel digital background calibration technique for 16 bit SHA-less multibit pipelined ADCcs
dc.typearticlecs
dc.identifier.doi10.15598/aeee.v14i5.1592
dc.rights.accessopenAccess
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs


Files in this item

This item appears in the following Collection(s)

Show simple item record

© Vysoká škola báňská - Technická univerzita Ostrava
Except where otherwise noted, this item's license is described as © Vysoká škola báňská - Technická univerzita Ostrava