Zobrazit minimální záznam

dc.contributor.authorTripathi, Abhishek Narayan
dc.contributor.authorRajawat, Arvind
dc.date.accessioned2018-11-07T08:00:42Z
dc.date.available2018-11-07T08:00:42Z
dc.date.issued2018
dc.identifier.citationAdvances in electrical and electronic engineering. 2018, vol. 16, no. 3, p. 361-366 : ill.cs
dc.identifier.issn1336-1376
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/132826
dc.description.abstractWith advances in CMOS- technology and sub-micron process, leakage power dissipation has become a critical design metric. To incorporate more functions, designs are getting complex, thereby increases leakage power dissipation. Low power design objective requires early exploration and estimation. In this paper, we present the power estimation models for ASIC (Application Specific Integrated Circuit) based designs at the C-level of abstraction. The method includes analysis and extraction of the application specific information from the LLVM (Low-Level Virtual Machine) bit-code; which further applies to train the neural network. The trained model is applied in the estimation of the leakage power. Estimation of design power using our models is compared to the implemented measurement, which demonstrates its accuracy. In addition, the proposed methodology is significantly quicker and abolishes the need of synthesis based exploration.cs
dc.format.extent734761 bytes
dc.format.mimetypeapplication/pdf
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttp://dx.doi.org/10.15598/aeee.v16i3.2947cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsAttribution-NoDerivatives 4.0 International*
dc.rights.urihttp://creativecommons.org/licenses/by-nd/4.0/*
dc.subjectArtificial neural network (ANN)cs
dc.subjectASICcs
dc.subjectLLVM IR (Intermediate representation)cs
dc.subjectpower estimationcs
dc.subjectsystem-levelcs
dc.titleSystem - level leakage power estimation model for ASIC designscs
dc.typearticlecs
dc.identifier.doi10.15598/aeee.v16i3.2947
dc.rights.accessopenAccesscs
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

© Vysoká škola báňská - Technická univerzita Ostrava
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je © Vysoká škola báňská - Technická univerzita Ostrava