Zobrazit minimální záznam

dc.contributor.authorAnantharaman, Rajagopal
dc.contributor.authorKwadiki, Karibasappa
dc.contributor.authorKerehalli Shankar Rao, Vasundara Patel
dc.date.accessioned2019-10-03T10:35:44Z
dc.date.available2019-10-03T10:35:44Z
dc.date.issued2019
dc.identifier.citationAdvances in electrical and electronic engineering. 2019, vol. 17, no. 2, p. 179-186 : ill.cs
dc.identifier.issn1336-1376
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/138795
dc.description.abstractThe objective of this work is to propose a modified Min-Sum decoding Low Density Parity Check (LDPC) algorithm and perform the hardware implementation analysis of Min-Sum, optimized Min-Sum and modified Min-Sum decoders. The Min-Sum algorithm mainly uses the process of finding the minimum and addition. Hence the number of multiplications is drastically reduced which helps in reducing the complexity of implementation. Adding an optimisation factor to the decoder increases the accuracy and reduces the number of iterations required to compute the decoded message. Hence the process of optimisation reduces the overall decoding time required. Modified Min-Sum algorithm is proposed to further improve the performance by decreasing the number of stages in the decoding process which reduces the complexity in Field Programmable Gate Array (FPGA) implementation.cs
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttp://dx.doi.org/ 10.15598/aeee.v17i2.3042cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsAttribution-NoDerivatives 4.0 International*
dc.rights.urihttp://creativecommons.org/licenses/by-nd/4.0/*
dc.subjectBit Error Rate (BER)cs
dc.subjectField Programmable Gate Array (FPGA)cs
dc.subjectLogarithmic Sum Product (LogSP)cs
dc.subjectLow Density Parity Check (LDPC)cs
dc.subjectSignal to Noise Ratio (SNR)cs
dc.subjectSum Product Algorithm (SPA)cs
dc.titleHardware Implementation Analysis of Min-Sum Decoderscs
dc.typearticlecs
dc.identifier.doi10.15598/aeee.v17i2.3042
dc.rights.accessopenAccesscs
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

© Vysoká škola báňská - Technická univerzita Ostrava
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je © Vysoká škola báňská - Technická univerzita Ostrava