Zobrazit minimální záznam

dc.contributor.authorVarshney, Vikrant
dc.contributor.authorNagaria, Rajendra Kumar
dc.date.accessioned2020-01-27T08:57:57Z
dc.date.available2020-01-27T08:57:57Z
dc.date.issued2019
dc.identifier.citationAdvances in electrical and electronic engineering. 2019, vol. 17, no. 4, p. 446 - 458 : ill.cs
dc.identifier.issn1336-1376
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/139113
dc.description.abstractCurrently, dynamic comparator approach necessitates in high-speed and power eÿcient analog-to-digital converter applications due to its high latching speed and ultra-low power consumption. In this paper, a novel dynamic comparator is proposed to reduce latch delay and offset. The comparator benefits from add-on cross-coupled transistors in latch structure and unbalanced clocks to enhance comparison speed and to lessen input offset voltage occurred due to mismatch in cross-coupled circuits in latch stage. The derivations for delay and input offset voltage are presented for proposed dynamic comparator with meticulous Monte-Carlo simulations. The results are verified by simulations in CADENCE SPECTRE at 1 V supply voltage and 90 nm CMOS technology. A comparative analysis between the proposed dynamic comparator and the previous reported comparators has been presented. It is observed that the delay is reduced up to 46 % and 6 % as compared to conventional and two phase dynamic comparator, respectively. Moreover, the proposed design consumes 53.36 µW power only. The Monte-Carlo simulation shows that the standard deviation of input offset voltage is 10.8 mV which is 12 % and 77 % of conventional and two phase dynamic comparator, respectivelycs
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttp://dx.doi.org/10.15598/aeee.v17i4.3326cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsAttribution-NoDerivatives 4.0 International*
dc.rights.urihttp://creativecommons.org/licenses/by-nd/4.0/*
dc.subjectdynamic comparatorcs
dc.subjecthigh speedcs
dc.subjectatch comparatorcs
dc.subjectlow offset designcs
dc.subjectunbalanced clockcs
dc.titleAn Unbalanced Clock Based Dynamic Comparator: A High-Speed Low-Offset Design Approach for ADC Applicationscs
dc.typearticlecs
dc.identifier.doi10.15598/aeee.v17i4.3326
dc.rights.accessopenAccesscs
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

© Vysoká škola báňská - Technická univerzita Ostrava
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je © Vysoká škola báňská - Technická univerzita Ostrava