dc.contributor.author | Varshney, Vikrant | |
dc.contributor.author | Nagaria, Rajendra Kumar | |
dc.date.accessioned | 2020-01-27T08:57:57Z | |
dc.date.available | 2020-01-27T08:57:57Z | |
dc.date.issued | 2019 | |
dc.identifier.citation | Advances in electrical and electronic engineering. 2019, vol. 17, no. 4, p. 446 - 458 : ill. | cs |
dc.identifier.issn | 1336-1376 | |
dc.identifier.issn | 1804-3119 | |
dc.identifier.uri | http://hdl.handle.net/10084/139113 | |
dc.description.abstract | Currently, dynamic comparator approach necessitates in high-speed and power eÿcient analog-to-digital converter applications due to its high latching speed and ultra-low power consumption. In this paper, a novel dynamic comparator is proposed to reduce latch delay and offset. The comparator benefits from add-on cross-coupled transistors in latch structure and unbalanced clocks to enhance comparison speed and to lessen input offset voltage occurred due to mismatch in cross-coupled circuits in latch stage. The derivations for delay and input offset voltage are presented for proposed dynamic comparator with meticulous Monte-Carlo simulations. The results are verified by simulations in CADENCE SPECTRE at 1 V supply voltage and 90 nm CMOS technology. A comparative analysis between the proposed dynamic comparator and the previous reported comparators has been presented. It is observed that the delay is reduced up to 46 % and 6 % as compared to conventional and two phase dynamic comparator, respectively. Moreover, the proposed design consumes 53.36 µW power only. The Monte-Carlo simulation shows that the standard deviation of input offset voltage is 10.8 mV which is 12 % and 77 % of conventional and two phase dynamic comparator, respectively | cs |
dc.language.iso | en | cs |
dc.publisher | Vysoká škola báňská - Technická univerzita Ostrava | cs |
dc.relation.ispartofseries | Advances in electrical and electronic engineering | cs |
dc.relation.uri | http://dx.doi.org/10.15598/aeee.v17i4.3326 | cs |
dc.rights | © Vysoká škola báňská - Technická univerzita Ostrava | |
dc.rights | Attribution-NoDerivatives 4.0 International | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nd/4.0/ | * |
dc.subject | dynamic comparator | cs |
dc.subject | high speed | cs |
dc.subject | atch comparator | cs |
dc.subject | low offset design | cs |
dc.subject | unbalanced clock | cs |
dc.title | An Unbalanced Clock Based Dynamic Comparator: A High-Speed Low-Offset Design Approach for ADC Applications | cs |
dc.type | article | cs |
dc.identifier.doi | 10.15598/aeee.v17i4.3326 | |
dc.rights.access | openAccess | cs |
dc.type.version | publishedVersion | cs |
dc.type.status | Peer-reviewed | cs |