Zobrazit minimální záznam

dc.contributor.authorTripathi, Abhishek Narayan
dc.contributor.authorRajawat, Arvind
dc.date.accessioned2022-04-12T08:39:14Z
dc.date.available2022-04-12T08:39:14Z
dc.date.issued2022
dc.identifier.citationAdvances in electrical and electronic engineering. 2022, vol. 20, no. 1, p. 57 - 65 : ill.cs
dc.identifier.issn1336-1376
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/146030
dc.description.abstractPower and area estimation in the early stage of designing is very critical for a system. This paper presents the neural network-based early area and power estimation model. The flow starts with the training of the neural network model from the selected behav- ioral level parameters, which imposes to provide ac- curate estimations. The model accuracy is validated against ITC99 benchmark programs. The run-times are faster than the synthesis run-times. For the ASIC- based designs, the proposed model took 5 seconds, while Synopsys Design Compiler took 5 minutes. In terms of timing, the estimation speed is more than the order of magnitude faster than the conventional synthesis- based approach. The modeling methodology provides a better, accurate, and fast area and power estima- tions, at an early stage of the Very-Large-Scale Integra- tion (VLSI) design. In addition, the model eliminates the need for synthesis-based exploration and provides the design picking before synthesis.cs
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttps://doi.org/10.15598/aeee.v20i1.4229cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsAttribution-NoDerivatives 4.0 International*
dc.rights.urihttp://creativecommons.org/licenses/by-nd/4.0/*
dc.subjectarea estimationcs
dc.subjectdesign space explorationcs
dc.subjectneural networkcs
dc.subjectpower estimationcs
dc.subjectVLSIcs
dc.titleEarly Area and Power Estimation Model for Rapid System Level Design and Design Space Explorationcs
dc.typearticlecs
dc.identifier.doi10.15598/aeee.v20i1.4229
dc.rights.accessopenAccesscs
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

© Vysoká škola báňská - Technická univerzita Ostrava
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je © Vysoká škola báňská - Technická univerzita Ostrava