dc.contributor.author | Tripathi, Abhishek Narayan | |
dc.contributor.author | Rajawat, Arvind | |
dc.date.accessioned | 2022-04-12T08:39:14Z | |
dc.date.available | 2022-04-12T08:39:14Z | |
dc.date.issued | 2022 | |
dc.identifier.citation | Advances in electrical and electronic engineering. 2022, vol. 20, no. 1, p. 57 - 65 : ill. | cs |
dc.identifier.issn | 1336-1376 | |
dc.identifier.issn | 1804-3119 | |
dc.identifier.uri | http://hdl.handle.net/10084/146030 | |
dc.description.abstract | Power and area estimation in the early stage
of designing is very critical for a system. This paper
presents the neural network-based early area and power
estimation model. The flow starts with the training
of the neural network model from the selected behav-
ioral level parameters, which imposes to provide ac-
curate estimations. The model accuracy is validated
against ITC99 benchmark programs. The run-times
are faster than the synthesis run-times. For the ASIC-
based designs, the proposed model took 5 seconds, while
Synopsys Design Compiler took 5 minutes. In terms
of timing, the estimation speed is more than the order
of magnitude faster than the conventional synthesis-
based approach. The modeling methodology provides
a better, accurate, and fast area and power estima-
tions, at an early stage of the Very-Large-Scale Integra-
tion (VLSI) design. In addition, the model eliminates
the need for synthesis-based exploration and provides
the design picking before synthesis. | cs |
dc.language.iso | en | cs |
dc.publisher | Vysoká škola báňská - Technická univerzita Ostrava | cs |
dc.relation.ispartofseries | Advances in electrical and electronic engineering | cs |
dc.relation.uri | https://doi.org/10.15598/aeee.v20i1.4229 | cs |
dc.rights | © Vysoká škola báňská - Technická univerzita Ostrava | |
dc.rights | Attribution-NoDerivatives 4.0 International | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nd/4.0/ | * |
dc.subject | area estimation | cs |
dc.subject | design space exploration | cs |
dc.subject | neural network | cs |
dc.subject | power estimation | cs |
dc.subject | VLSI | cs |
dc.title | Early Area and Power Estimation Model for Rapid System Level Design and Design Space Exploration | cs |
dc.type | article | cs |
dc.identifier.doi | 10.15598/aeee.v20i1.4229 | |
dc.rights.access | openAccess | cs |
dc.type.version | publishedVersion | cs |
dc.type.status | Peer-reviewed | cs |