dc.contributor.author | Suhail, Ramsha | |
dc.contributor.author | Srivastava, Pragya | |
dc.contributor.author | Yadav, Richa | |
dc.contributor.author | Srivastava, Richa | |
dc.date.accessioned | 2022-10-10T09:17:03Z | |
dc.date.available | 2022-10-10T09:17:03Z | |
dc.date.issued | 2022 | |
dc.identifier.citation | Advances in electrical and electronic engineering. 2022, vol. 20, no. 3, p. 272 - 284 : ill. | cs |
dc.identifier.issn | 1336-1376 | |
dc.identifier.issn | 1804-3119 | |
dc.identifier.uri | http://hdl.handle.net/10084/148707 | |
dc.description.abstract | Leading digital circuits namely register,
flipflops, state machines and counters drive operational
aspects and potential applications in Integrated Circuit
(IC) industry. MOS Current Mode Logic (MCML)
based implementations with rapid response and simul-
taneous generation of complemented output is all set
to become indispensable in nano regime industry. This
paper attempts to optimize and address performance-
based analysis of digital circuits namely NAND,
D flipflop and 3-bit asynchronous counter by practicing
MCML based implementation. These circuits are con-
templated on four design parameters namely delay (tp),
power (pwr), Power Delay Product (PDP) and Energy
Delay Product (EDP). This research focuses on rel-
ative analysis and emanate a salient optimal appli-
cation of Complementary Metal-Oxide-Semiconductor
(CMOS) and Carbon Nanotube Field Effect Transistor
(CNFET) based 3-bit asynchronous counter. In ad-
dition to this, the two configurations of the MCML
counter are then compared against applied VDD at
16-nm technology nodes using HSPICE simulator.
CNFET based 3-bit MCML counter is observed
to be much faster (9.75×), significant improvement
in gross power dissipation (11.93×), material refine-
ment in PDP and EDP (116.39× and 1165×) re-
spectively as compared to the conventional counter-
part. Therefore, CNFET based implementations comes
to the fore as resilient technology supporting high level
integration in nano scale regime. | cs |
dc.language.iso | en | cs |
dc.publisher | Vysoká škola báňská - Technická univerzita Ostrava | cs |
dc.relation.ispartofseries | Advances in electrical and electronic engineering | cs |
dc.relation.uri | https://doi.org/10.15598/aeee.v20i3.4279 | cs |
dc.rights | © Vysoká škola báňská - Technická univerzita Ostrava | |
dc.rights | Attribution-NoDerivatives 4.0 International | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nd/4.0/ | * |
dc.subject | CMOS | cs |
dc.subject | CNFET | cs |
dc.subject | EDP | cs |
dc.subject | low power | cs |
dc.subject | MCML | cs |
dc.subject | PDP | cs |
dc.subject | ropagation delay | cs |
dc.title | Neoteric Design Power Sustained 3-Bit Asynchronous Counter Using CNFET Based MCML Topology | cs |
dc.type | article | cs |
dc.identifier.doi | 10.15598/aeee.v20i3.4279 | |
dc.rights.access | openAccess | cs |
dc.type.version | publishedVersion | cs |
dc.type.status | Peer-reviewed | cs |