Zobrazit minimální záznam

dc.contributor.authorDutt, Divya
dc.contributor.authorMittal, Poornima
dc.contributor.authorRawat, Bhawna
dc.contributor.authorKumar, Brijes
dc.date.accessioned2022-10-10T09:25:56Z
dc.date.available2022-10-10T09:25:56Z
dc.date.issued2022
dc.identifier.citationAdvances in electrical and electronic engineering. 2022, vol. 20, no. 3, p. 285 - 293 : ill.cs
dc.identifier.issn1336-1376
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/148709
dc.description.abstractn the prominent era of the digital world and Very Large-Scale Integration (VLSI) circuits, Static Random Access Memory (SRAM) provides a vital con- tribution to low-power and high-speed performance. Sense Amplifiers (SA) are a part of Complementary Metal-Oxide-Semiconductor (CMOS) memories used to read the stored information. This paper indicates a Dual-Voltage, Dual-Tail Level Restoration Voltage Latch Sense Amplifier (DVDTLR-VLSA). The design has been implemented using the LT SPICE tool at 180 nm technology node with a 1.8 V supply. Per- formance comparison of existing SA presented in lit- erature with the proposed SA is examined based on different parameters like power, energy, delay, and current. The proposed design maintains power at 2.167 μW that is decreased to half as against Dual Switch Transmission Gate Voltage SA (DTGVSA) and shows an appreciable depletion. Also, the current and delay results are improved. Dimensional analysis is also done for the proposed SA to examine the perfor- mance. After that, the effect of sleep transistors on the proposed SA examines the performance in comparison to delay and power parameters without sleep transis- tors. The DVDTLR-VLSA has minimal energy and power. Also, the delay is improved which may be de- termined more advisable for low-power operations.cs
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttps://doi.org/10.15598/aeee.v20i3.4373cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsAttribution-NoDerivatives 4.0 International*
dc.rights.urihttp://creativecommons.org/licenses/by-nd/4.0/*
dc.subjectaspect ratiocs
dc.subjectaverage output currentcs
dc.subjectbitlinecs
dc.subjectenergycs
dc.subjectlevel restorationcs
dc.subjectense amplifiercs
dc.subjectsleep transistorcs
dc.subjecttransmission gatecs
dc.titleDesign and Performance Analysis of High-Performance Low Power Voltage Mode Sense Amplifier for Static RAMcs
dc.typearticlecs
dc.identifier.doi10.15598/aeee.v20i3.4373
dc.rights.accessopenAccesscs
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

© Vysoká škola báňská - Technická univerzita Ostrava
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je © Vysoká škola báňská - Technická univerzita Ostrava