dc.contributor.author | Dutt, Divya | |
dc.contributor.author | Mittal, Poornima | |
dc.contributor.author | Rawat, Bhawna | |
dc.contributor.author | Kumar, Brijes | |
dc.date.accessioned | 2022-10-10T09:25:56Z | |
dc.date.available | 2022-10-10T09:25:56Z | |
dc.date.issued | 2022 | |
dc.identifier.citation | Advances in electrical and electronic engineering. 2022, vol. 20, no. 3, p. 285 - 293 : ill. | cs |
dc.identifier.issn | 1336-1376 | |
dc.identifier.issn | 1804-3119 | |
dc.identifier.uri | http://hdl.handle.net/10084/148709 | |
dc.description.abstract | n the prominent era of the digital world and
Very Large-Scale Integration (VLSI) circuits, Static
Random Access Memory (SRAM) provides a vital con-
tribution to low-power and high-speed performance.
Sense Amplifiers (SA) are a part of Complementary
Metal-Oxide-Semiconductor (CMOS) memories used
to read the stored information. This paper indicates
a Dual-Voltage, Dual-Tail Level Restoration Voltage
Latch Sense Amplifier (DVDTLR-VLSA). The design
has been implemented using the LT SPICE tool at
180 nm technology node with a 1.8 V supply. Per-
formance comparison of existing SA presented in lit-
erature with the proposed SA is examined based on
different parameters like power, energy, delay, and
current. The proposed design maintains power at
2.167 μW that is decreased to half as against Dual
Switch Transmission Gate Voltage SA (DTGVSA) and
shows an appreciable depletion. Also, the current and
delay results are improved. Dimensional analysis is
also done for the proposed SA to examine the perfor-
mance. After that, the effect of sleep transistors on the
proposed SA examines the performance in comparison
to delay and power parameters without sleep transis-
tors. The DVDTLR-VLSA has minimal energy and
power. Also, the delay is improved which may be de-
termined more advisable for low-power operations. | cs |
dc.language.iso | en | cs |
dc.publisher | Vysoká škola báňská - Technická univerzita Ostrava | cs |
dc.relation.ispartofseries | Advances in electrical and electronic engineering | cs |
dc.relation.uri | https://doi.org/10.15598/aeee.v20i3.4373 | cs |
dc.rights | © Vysoká škola báňská - Technická univerzita Ostrava | |
dc.rights | Attribution-NoDerivatives 4.0 International | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nd/4.0/ | * |
dc.subject | aspect ratio | cs |
dc.subject | average output current | cs |
dc.subject | bitline | cs |
dc.subject | energy | cs |
dc.subject | level restoration | cs |
dc.subject | ense amplifier | cs |
dc.subject | sleep transistor | cs |
dc.subject | transmission gate | cs |
dc.title | Design and Performance Analysis of High-Performance Low Power Voltage Mode Sense Amplifier for Static RAM | cs |
dc.type | article | cs |
dc.identifier.doi | 10.15598/aeee.v20i3.4373 | |
dc.rights.access | openAccess | cs |
dc.type.version | publishedVersion | cs |
dc.type.status | Peer-reviewed | cs |