dc.contributor.author | Premananda, Belegehalli Siddaiah | |
dc.contributor.author | Sreedhar, Srivaths | |
dc.date.accessioned | 2022-10-10T09:32:15Z | |
dc.date.available | 2022-10-10T09:32:15Z | |
dc.date.issued | 2022 | |
dc.identifier.citation | Advances in electrical and electronic engineering. 2022, vol. 20, no. 3, p. 294 - 303 : ill. | cs |
dc.identifier.issn | 1336-1376 | |
dc.identifier.issn | 1804-3119 | |
dc.identifier.uri | http://hdl.handle.net/10084/148710 | |
dc.description.abstract | Wireless communication is a fast-growing
industry and recent developments focus on improving
certain aspects of the area and reducing the power con-
sumption while maintaining the frequency of operation.
Phase Locked Loop (PLL) is an integral part of commu-
nication circuits which operate at very high frequencies.
Phase Frequency Detector (PFD) is the first block of
PLL and is key in determining the computational ca-
pacity of the PLL. The power consumption of the PFD
has to be reduced to minimize the overall power con-
sumption of PLL. The PFD architecture used is based
on Double Edged Triggered D Flip-Flop (DET-DFF),
which is free of dead zone. Stack, LECTOR, AVLS
and hybrid low-power approaches are implemented to
reduce the power consumption of DET-DFF based PFD
architectures. The PFDs power, delay and power delay
product analysis is performed using Cadence Virtuoso
and Spectre in CMOS 180 nm and 90 nm technology.
A power reduction of upto 32 % has been observed while
keeping the transistor count to a minimum. | cs |
dc.language.iso | en | cs |
dc.publisher | Vysoká škola báňská - Technická univerzita Ostrava | cs |
dc.relation.ispartofseries | Advances in electrical and electronic engineering | cs |
dc.relation.uri | https://doi.org/10.15598/aeee.v20i3.4593 | cs |
dc.rights | © Vysoká škola báňská - Technická univerzita Ostrava | |
dc.rights | Attribution-NoDerivatives 4.0 International | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nd/4.0/ | * |
dc.subject | AVLS | cs |
dc.subject | LECTOR | cs |
dc.subject | Phase Frequency Detector | cs |
dc.subject | Phase Locked Loop | cs |
dc.subject | stack | cs |
dc.title | Low-Power Phase Frequency Detector Using Hybrid AVLS and LECTOR Techniques for Low-Power PLL | cs |
dc.type | article | cs |
dc.identifier.doi | 10.15598/aeee.v20i3.4593 | |
dc.rights.access | openAccess | cs |
dc.type.version | publishedVersion | cs |
dc.type.status | Peer-reviewed | cs |