Zobrazit minimální záznam

dc.contributor.authorPremananda, Belegehalli Siddaiah
dc.contributor.authorSreedhar, Srivaths
dc.date.accessioned2022-10-10T09:32:15Z
dc.date.available2022-10-10T09:32:15Z
dc.date.issued2022
dc.identifier.citationAdvances in electrical and electronic engineering. 2022, vol. 20, no. 3, p. 294 - 303 : ill.cs
dc.identifier.issn1336-1376
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/148710
dc.description.abstractWireless communication is a fast-growing industry and recent developments focus on improving certain aspects of the area and reducing the power con- sumption while maintaining the frequency of operation. Phase Locked Loop (PLL) is an integral part of commu- nication circuits which operate at very high frequencies. Phase Frequency Detector (PFD) is the first block of PLL and is key in determining the computational ca- pacity of the PLL. The power consumption of the PFD has to be reduced to minimize the overall power con- sumption of PLL. The PFD architecture used is based on Double Edged Triggered D Flip-Flop (DET-DFF), which is free of dead zone. Stack, LECTOR, AVLS and hybrid low-power approaches are implemented to reduce the power consumption of DET-DFF based PFD architectures. The PFDs power, delay and power delay product analysis is performed using Cadence Virtuoso and Spectre in CMOS 180 nm and 90 nm technology. A power reduction of upto 32 % has been observed while keeping the transistor count to a minimum.cs
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttps://doi.org/10.15598/aeee.v20i3.4593cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsAttribution-NoDerivatives 4.0 International*
dc.rights.urihttp://creativecommons.org/licenses/by-nd/4.0/*
dc.subjectAVLScs
dc.subjectLECTORcs
dc.subjectPhase Frequency Detectorcs
dc.subjectPhase Locked Loopcs
dc.subjectstackcs
dc.titleLow-Power Phase Frequency Detector Using Hybrid AVLS and LECTOR Techniques for Low-Power PLLcs
dc.typearticlecs
dc.identifier.doi10.15598/aeee.v20i3.4593
dc.rights.accessopenAccesscs
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

© Vysoká škola báňská - Technická univerzita Ostrava
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je © Vysoká škola báňská - Technická univerzita Ostrava