Zobrazit minimální záznam

dc.contributor.authorPrasanna, Lakshmi
dc.contributor.authorT.R., Jyothsna
dc.date.accessioned2024-04-18T06:02:01Z
dc.date.available2024-04-18T06:02:01Z
dc.date.issued2024
dc.identifier.citationAdvances in electrical and electronic engineering. 2024, vol. 22, no. 1, p. 36-53 : ill.cs
dc.identifier.issn1336-1376
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/152523
dc.description.abstractMultilevel inverters (MLIs) are attracting the attention of academics as well as industry as a fea- sible technology for an extensive variety of purposes, like renewable energy sources, and Electric vehicles. MLIs are commonly employed as a part of the sophisti- cated converter configurations in both high and medium voltage applications. The creation of minimised switch MLI structures remains a key objective of the present research with the goal to achieve superior results de- spite of involved a greater number of switches. Ba- sically, various layouts of asymmetrical configuration using enhanced cascaded bridge topologies are identified in a brief overview and evaluated against important pa- rameters. It is a method of designing multiple voltage levels using identical switch count and fewer devices. This work describes numerous varieties of harmonic mitigation techniques, and it also outlines the most ef- fective switching angle optimizations to produce various levels. Furthermore, the effectiveness of configuration is evaluated based on minimising THD due to decreas- ing lower order harmonics. THD is evaluated against various mitigation techniques employing certain pro- portions of source voltages coming from solar energy /batteries. THD is calculated theoretically and con- trasted to simulation outcomes for the suggested con- figurations. The simulated waveforms of various con- figurations are examined using Hardware in loop (HIL) application.cs
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttps://doi.org/10.15598/aeee.v22i1.5641cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsAttribution-NoDerivatives 4.0 International*
dc.rights.urihttp://creativecommons.org/licenses/by-nd/4.0/*
dc.subjectasymmetric invertercs
dc.subjectharmonic mitigation techniquescs
dc.subjectlow frequency schemecs
dc.subjecttotal harmonic distortioncs
dc.subjectOPAL-RT(OP4510)cs
dc.titleAnalysis Of Harmonic Mitigation Techniques For Cascaded Asymmetric Inverterscs
dc.typearticlecs
dc.identifier.doi10.15598/aeee.v22i1.5641
dc.rights.accessopenAccesscs
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

Zobrazit minimální záznam

© Vysoká škola báňská - Technická univerzita Ostrava
Kromě případů, kde je uvedeno jinak, licence tohoto záznamu je © Vysoká škola báňská - Technická univerzita Ostrava