dc.contributor.author | Prasanna, Lakshmi | |
dc.contributor.author | T.R., Jyothsna | |
dc.date.accessioned | 2024-04-18T06:02:01Z | |
dc.date.available | 2024-04-18T06:02:01Z | |
dc.date.issued | 2024 | |
dc.identifier.citation | Advances in electrical and electronic engineering. 2024, vol. 22, no. 1, p. 36-53 : ill. | cs |
dc.identifier.issn | 1336-1376 | |
dc.identifier.issn | 1804-3119 | |
dc.identifier.uri | http://hdl.handle.net/10084/152523 | |
dc.description.abstract | Multilevel inverters (MLIs) are attracting
the attention of academics as well as industry as a fea-
sible technology for an extensive variety of purposes,
like renewable energy sources, and Electric vehicles.
MLIs are commonly employed as a part of the sophisti-
cated converter configurations in both high and medium
voltage applications. The creation of minimised switch
MLI structures remains a key objective of the present
research with the goal to achieve superior results de-
spite of involved a greater number of switches. Ba-
sically, various layouts of asymmetrical configuration
using enhanced cascaded bridge topologies are identified
in a brief overview and evaluated against important pa-
rameters. It is a method of designing multiple voltage
levels using identical switch count and fewer devices.
This work describes numerous varieties of harmonic
mitigation techniques, and it also outlines the most ef-
fective switching angle optimizations to produce various
levels. Furthermore, the effectiveness of configuration
is evaluated based on minimising THD due to decreas-
ing lower order harmonics. THD is evaluated against
various mitigation techniques employing certain pro-
portions of source voltages coming from solar energy
/batteries. THD is calculated theoretically and con-
trasted to simulation outcomes for the suggested con-
figurations. The simulated waveforms of various con-
figurations are examined using Hardware in loop (HIL)
application. | cs |
dc.language.iso | en | cs |
dc.publisher | Vysoká škola báňská - Technická univerzita Ostrava | cs |
dc.relation.ispartofseries | Advances in electrical and electronic engineering | cs |
dc.relation.uri | https://doi.org/10.15598/aeee.v22i1.5641 | cs |
dc.rights | © Vysoká škola báňská - Technická univerzita Ostrava | |
dc.rights | Attribution-NoDerivatives 4.0 International | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nd/4.0/ | * |
dc.subject | asymmetric inverter | cs |
dc.subject | harmonic mitigation techniques | cs |
dc.subject | low frequency scheme | cs |
dc.subject | total harmonic distortion | cs |
dc.subject | OPAL-RT(OP4510) | cs |
dc.title | Analysis Of Harmonic Mitigation Techniques For Cascaded Asymmetric Inverters | cs |
dc.type | article | cs |
dc.identifier.doi | 10.15598/aeee.v22i1.5641 | |
dc.rights.access | openAccess | cs |
dc.type.version | publishedVersion | cs |
dc.type.status | Peer-reviewed | cs |