Zobrazit minimální záznam

dc.contributor.authorKekrt, Daniel
dc.contributor.authorKlíma, Miloš
dc.contributor.authorPodgorny, Radek
dc.contributor.authorZavrtalek, Jan
dc.date.accessioned2012-09-10T08:00:40Z
dc.date.available2012-09-10T08:00:40Z
dc.date.issued2012
dc.identifier.citationAdvances in electrical and electronic engineering. 2012, vol. 10, no. 2, p. 81-88.cs
dc.identifier.issn1804-3119
dc.identifier.urihttp://hdl.handle.net/10084/94995
dc.description.abstractThis article describes the modelling and implementation of two different variants of direct frequency synthesizer, and evaluation of the performance of the finished design, in terms of memory and speed efficiency. The frequency synthesizer requirement comes from our complex radio transmission system design. The research activity has been focused on finding an optimal balance between simplicity, speed and memory consumption. The modelling was done in MATLAB environment in floating-point and fixed-point arithmetic, and the actual design was implemented and synthesized using the Xilinx ISE suite. The output has been connected to our customized radio front-end built on the Texas Instruments TRF2443 chip. The front-end output signal has been captured and compared with simulation results.cs
dc.format.extent941436 bytescs
dc.format.mimetypeapplication/pdfcs
dc.language.isoencs
dc.publisherVysoká škola báňská - Technická univerzita Ostravacs
dc.relation.ispartofseriesAdvances in electrical and electronic engineeringcs
dc.relation.urihttp://advances.utc.sk/index.php/AEEE/article/download/531/782cs
dc.rights© Vysoká škola báňská - Technická univerzita Ostrava
dc.rightsCreative Commons Attribution 3.0 Unported (CC BY 3.0)
dc.subjectdirect frequency synthesiscs
dc.subjectVHDLcs
dc.subjectFPGAcs
dc.subjectmemory efficiencycs
dc.subjectlogic synthesiscs
dc.titleImplementation of different variants of table-based frequency synthesizers with quadrature output in VHDLcs
dc.typearticlecs
dc.rights.accessopenAccess
dc.type.versionpublishedVersioncs
dc.type.statusPeer-reviewedcs


Soubory tohoto záznamu

Tento záznam se objevuje v následujících kolekcích

  • OpenAIRE [5085]
    Kolekce určená pro sklízení infrastrukturou OpenAIRE; obsahuje otevřeně přístupné publikace, případně další publikace, které jsou výsledkem projektů rámcových programů Evropské komise (7. RP, H2020, Horizon Europe).
  • AEEE. 2012, vol. 10 [57]

Zobrazit minimální záznam