Dynamic Power Consumption and Delay Analysis for Ultra-Low Power 2 to 1 Multiplexer Designs
Loading...
Downloads
6
Date issued
Journal Title
Journal ISSN
Volume Title
Publisher
Vysoká škola báňská - Technická univerzita Ostrava
Location
Signature
License
Abstract
This paper highlights a comparative analysis of eight diverse techniques for 2 to 1 multiplexer implementation. The functionality is identical but significant differences in dynamic power consumption and propagation delay are observed. This paper aims to enable the designer to pick out the best fit structure for a specific application in keeping with their design requirement. The multiplexers are designed at 90 nm technology node and simulated at a supply voltage of 1V.
Description
Subject(s)
average power dissipation, CMOS, dynamic power, leakage power, low power application, power delay product, standard cells
Citation
Advances in electrical and electronic engineering. 2021, vol. 19, no. 2, p. 145 - 154 : ill.